Data retention and leakage current reduction are among the major area of concern in today’s CMOS technology. A static random access memory (SRAM) is designed to plug two needs: i) The SRAM provides as cache memory, stuck between central processing unit and Dynamic Random Access Memory (DRAM). ii) The SRAM technology act as driving force for low power application since SRAM is portable compared to DRAM and SRAM doesn't have need of any refresh current. Advancement of technology greatly affects the leakage current and leakage power of SRAM cell. Leakage current in memory cell is dominating factor, which is mainly impinge on the power consumption. In this paper, we've illustrated the design and implementation of FINFET based 4 x 4 SRAM cell array by means of one bit 6T SRAM. It has been carried out via FINFET HSPICE modeling with read and write procedure of SRAM memory.
Loading....